Publication: Error Performance of Subsampling Digital Power Estimation for Integrated Receivers
cris.virtual.department | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
cris.virtual.orcid | #PLACEHOLDER_PARENT_METADATA_VALUE# | |
cris.virtualsource.department | 34da7e78-5861-4f91-a72c-a63bff3ebdd5 | |
cris.virtualsource.orcid | 34da7e78-5861-4f91-a72c-a63bff3ebdd5 | |
dc.contributor.affiliation | Koc University; Turk Hava Kurumu University; Turkish Aeronautical Association | |
dc.contributor.author | Khaleel, Aymen; Zencir, Ertan; Aksoy, Hasan | |
dc.contributor.author | Zencir, Ertan | |
dc.contributor.author | Aksoy, Hasan | |
dc.date.accessioned | 2024-06-25T11:45:10Z | |
dc.date.available | 2024-06-25T11:45:10Z | |
dc.date.issued | 2022 | |
dc.description.abstract | Estimation of signal power levels at the output of integrated receiver building blocks is a vital function as the block voltage or power gains are set based on sensed power levels to maintain constant levels at block outputs in the receiver chain. RF and IF level real-time gain settings are determined with Automatic Gain Control (AGC) loops. AGC loop circuit topologies are usually based on analog detection circuits. These analog power detection circuits are based on techniques such as envelope detection, and logarithmic amplification usually accompanied by severe accuracy issues such as Process, Voltage and Temperature (PVT) spreads preventing correct gain adjustments. Adopting a dominantly digital approach to detect the signal power would ensure a significant reduction in PVT spreads. This work presents a review of the subsampling digital power estimation to create low power digital power estimations alternative to analog methods. The simulations of the method are applied to an AM and a 64-QAM signal. Simulation results show that the power estimation error is within the acceptable level of +/- 1 dB. | |
dc.description.doi | 10.1142/S0218126622500918 | |
dc.description.issue | 5 | |
dc.description.pages | 11 | |
dc.description.researchareas | Computer Science; Engineering | |
dc.description.uri | http://dx.doi.org/10.1142/S0218126622500918 | |
dc.description.volume | 31 | |
dc.description.woscategory | Computer Science, Hardware & Architecture; Engineering, Electrical & Electronic | |
dc.identifier.issn | 0218-1266 | |
dc.identifier.uri | https://acikarsiv.thk.edu.tr/handle/123456789/1240 | |
dc.language.iso | English | |
dc.publisher | WORLD SCIENTIFIC PUBL CO PTE LTD | |
dc.relation.journal | JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS | |
dc.subject | Subsampling analog to digital converter; digital power estimation; RSSI; automatic gain control; error analysis | |
dc.subject | LOGARITHMIC AMPLIFIER | |
dc.title | Error Performance of Subsampling Digital Power Estimation for Integrated Receivers | |
dc.type | Article | |
dspace.entity.type | Publication | |
relation.isAuthorOfPublication | 9cb2cf34-9130-4974-b4e6-7e35a47fbcf2 | |
relation.isAuthorOfPublication | 86c8f2d1-50d8-466c-973d-fa03a312d772 | |
relation.isAuthorOfPublication.latestForDiscovery | 9cb2cf34-9130-4974-b4e6-7e35a47fbcf2 |