Publication:
A Low Spur 5.9-GHz CMOS Frequency Synthesizer with Loop Sampling Filter for C-V2X Applications

cris.virtual.department#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtual.orcid#PLACEHOLDER_PARENT_METADATA_VALUE#
cris.virtualsource.department817efbf2-6e4a-4cef-973e-29a28e16f464
cris.virtualsource.orcid817efbf2-6e4a-4cef-973e-29a28e16f464
dc.contributor.affiliationTurkiye Bilimsel ve Teknolojik Arastirma Kurumu (TUBITAK); Istanbul Technical University; Turkish Aeronautical Association; Turk Hava Kurumu University
dc.contributor.authorUlusoy, Emre; Zencir, Ertan
dc.contributor.authorZencir, Ertan
dc.date.accessioned2024-06-25T11:45:45Z
dc.date.available2024-06-25T11:45:45Z
dc.date.issued2023
dc.description.abstractIn this paper, a very low spur 5.9-GHz integer-N frequency synthesizer designed for a Cellular Vehicle-to-Everything (C-V2X) receiver is presented. The PLL is referenced to a 10-MHz crystal oscillator and the design is implemented in a 65-nm CMOS process. The output of the synthesizer has differential quadrature topology and provides the local oscillator signal to a downconverter mixer of C-V2X receiver. Post-layout simulations show that the reference spurs are better than -88dBc through loop sampling technique which was implemented in a 11.8-GHz VCO design for the first time to the best of our knowledge. The best spur level without the loop sampling technique applied is limited to -55dBc. Using the loop sampling technique provides a spur reduction of 33dB which is a significant improvement at this frequency. Based on post-layout simulations, the design has a phase noise of -97/-99/-114dBc for 10kHz/100kHz/1MHz frequency offsets, respectively, which presents competitive numbers with the designs in the literature. The design has 1.2-V nominal supply voltage for the analog and digital blocks. The total power dissipation of the synthesizer core is 6mW from a 1.2-V supply while the output buffers driving a 100-fF load consumes 18mW.
dc.description.doi10.1142/S0218126623502237
dc.description.issue13
dc.description.pages17
dc.description.researchareasComputer Science; Engineering
dc.description.urihttp://dx.doi.org/10.1142/S0218126623502237
dc.description.volume32
dc.description.woscategoryComputer Science, Hardware & Architecture; Engineering, Electrical & Electronic
dc.identifier.issn0218-1266
dc.identifier.urihttps://acikarsiv.thk.edu.tr/handle/123456789/1332
dc.language.isoEnglish
dc.publisherWORLD SCIENTIFIC PUBL CO PTE LTD
dc.relation.journalJOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS
dc.subjectFrequency synthesizer; phase locked loop; vehicle to everything; cellular vehicle to everything; loop sampling filter
dc.subjectCHARGE-PUMP; PHASE; PLL
dc.titleA Low Spur 5.9-GHz CMOS Frequency Synthesizer with Loop Sampling Filter for C-V2X Applications
dc.typeArticle
dspace.entity.typePublication
relation.isAuthorOfPublication9cb2cf34-9130-4974-b4e6-7e35a47fbcf2
relation.isAuthorOfPublication.latestForDiscovery9cb2cf34-9130-4974-b4e6-7e35a47fbcf2

Files